# Full\_Adder

## **Introduction:**

Full Adder is the adder that adds three inputs and produces two outputs. The first two inputs are A and B and the third input is an input carry as C-IN. The output carry is designated as C-OUT and the normal output is designated as S which is SUM. In the following diagram we implement the full adder with the help of two half adders.

### **Circuit:**



#### Code:

```
Full_adder.V
                                                           Testbench
                                                  module Full_adderTB();
module Full_adder(a,b,d,s,c);
input a,b,d;
                                                  reg A,B,D;
output s,c;
                                                  wire C,S;
                                                  Full adder A1(A,B,D,C,S);
wire x,y,z;
xor(x,a,b);
                                                  initial
xor(s,x,d);
                                                  begin
and (y,a,b);
                                                  A=0; B=0; D=0;
and (z,x,d);
                                                  #50
xor(c,z,y);
                                                  A=0;B=0;D=1;
endmodule
                                                  #50
                                                  A=0;B=1;D=0;
                                                  #50
                                                  A=0;B=1;D=1;
                                                  #50
                                                  A=1;B=0;D=0;
                                                  #50
                                                  A=1;B=0;D=1;
                                                  #50
                                                  A=1;B=1;D=0;
                                                  #50
                                                  A=1;B=1;D=1;
                                                  #50
                                                  $finish;
                                                  end
                                                  initial
                                                  begin
                                                   $display("A, B, D, C, S");
                                                   $monitor(A,"\t",B,"\t",D,"\t",C,"\t",S);
                                                  end
                                                   endmodule
```

#### **Simulation:**



## Elaborate design:



#### **TCL Console:**

```
Tcl Console
          × Messages Log
        send_msg_id Add_Wave-1 WARNING "No to
   #
   # }
   # run 1000ns
   A, B, D, C,
   0
      0
         0
             0
                0
      0
         1
             1
  0
      1
         0
            1
   0
      1
         1
            0
      0
         0
            1
            0
         1
      0
```